Show simple item record

dc.contributor.authorFuhrmann, Jörg
dc.date.accessioned2025-12-15T15:03:00Z
dc.date.available2025-12-15T15:03:00Z
dc.date.issued2016
dc.identifierONIX_20251215T160010_9783944057958_14
dc.identifier.urihttps://library.oapen.org/handle/20.500.12657/109134
dc.description.abstractThis book shows the development of a power amplifier for LTE at the edge of planar CMOS technology. It includes theoretical design concepts, simulations and measurements for a power amplifier based on uplink specifications for mobile communication defined by 3GPP. It proofs the basic capability of CMOS technology for a full integration on a SoC. Different power amplifier classes and linearization concepts are summarized and compared. A special focus is given on a selection of published watt-level power amplifiers as well as implemented DPAs. These basic considerations were the foundation for the later implemented designs. A stand-alone linear power amplifier was developed and characterized as a bare bumped die on a PCB. The DPA was integrated into an LTE transceiver what gave the possibility of on-chip verification of the entire system. Die pictures of the linear PA and the DPA show their architectures, which are implemented on-chip in 28nm CMOS technology, from the top metal layer perspective.
dc.languageEnglish
dc.relation.ispartofseriesFAU Studien aus der Elektrotechnik
dc.subject.classificationthema EDItEUR::T Technology, Engineering, Agriculture, Industrial processes
dc.subject.otherLeistungsverstärker
dc.subject.otherMachine-to-Machine-Kommunikation
dc.subject.otherPA-Anlage
dc.titleA Digital Power Amplifier in 28 nm CMOS for LTE Applications
dc.typebook
oapen.relation.isPublishedBy54ed6011-10c9-4a00-b733-ea92cea25e2d
oapen.relation.isbn9783944057958
oapen.relation.isbn9783944057941
oapen.series.number6
oapen.pages159
oapen.place.publicationErlangen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record